Datasheet4U Logo Datasheet4U.com

HY5S7B2ALFP-S - 512M (16Mx32bit) Mobile SDRAM

Download the HY5S7B2ALFP-S datasheet PDF. This datasheet also covers the HY5S7B2ALFP-6 variant, as both devices belong to the same 512m (16mx32bit) mobile sdram family and are provided as variant models within a single manufacturer datasheet.

Description

and is subject to change without notice.

Hynix does not assume any responsibility for use of circuits described.

No patent licenses are implied.

Features

  • Standard SDRAM Protocol Clock Synchronization Operation - All the commands registered on positive edge of basic input clock (CLK).

📥 Download Datasheet

Note: The manufacturer provides a single datasheet file (HY5S7B2ALFP-6_HynixSemiconductor.pdf) that lists specifications for multiple related part numbers.

Full PDF Text Transcription

Click to expand full text
512MBit MOBILE SDR SDRAMs based on 4M x 4Bank x32 I/O Specification of 512M (16Mx32bit) Mobile SDRAM Memory Cell Array - Organized as 4banks of 4,194,304 x32 This document is a general product description and is subject to change without notice. Hynix does not assume any responsibility for use of circuits described. No patent licenses are implied. Rev 1.2 / Nov. 2008 1 11 512Mbit (16Mx32bit) Mobile SDR Memory HY5S7B2ALF(P) Series Document Title 4Bank x 4M x 32bits Synchronous DRAM Revision History Revision No. 0.1 1.0 1.1 1.2 Initial Draft Release Insert (Page10) DPD specification [IDD7 : 10uA min] Correct device height (page 53) History Draft Date Nov. 2006 May. 2007 July. 2007 Nov. 2008 Remark Preliminary Rev 1.2 / Nov.
Published: |