Datasheet4U Logo Datasheet4U.com

74LVC1G79-Q100 - Single D-type flip-flop

Description

The 74LVC1G79-Q100 is a single positive-edge triggered D-type flip-flop.

Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and appear at the Q output.

Inputs can be driven from either 3.3 V or 5 V devices.

Features

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1).
  • Specified from -40 °C to +85 °C and -40 °C to +125 °C.
  • Wide supply voltage range from 1.65 V to 5.5 V.
  • Overvoltage tolerant inputs to 5.5 V.
  • High noise immunity.
  • CMOS low power dissipation.
  • ±24 mA output drive (VCC = 3.0 V).
  • Direct interface with TTL levels.
  • Latch-up performance exceeds 250 mA.
  • IOFF circuitry provides partial Power-dow.

📥 Download Datasheet

Full PDF Text Transcription (Reference)

The following content is an automatically extracted verbatim text from the original manufacturer datasheet and is provided for reference purposes only.

View original datasheet text
74LVC1G79-Q100 Single D-type flip-flop; positive-edge trigger Rev. 3 — 1 February 2022 Product data sheet 1. General description The 74LVC1G79-Q100 is a single positive-edge triggered D-type flip-flop. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and appear at the Q output. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device is fully specified for partial power down applications using IOFF.