Datasheet4U Logo Datasheet4U.com

74HC4017-Q100 - Johnson decade counter

Description

The 74HC4017-Q100; 74HCT4017-Q100 is a 5-stage Johnson decade counter with 10 decoded outputs (Q0 to Q9), an output from the most significant flip-flop (Q5-9), two clock inputs (CP0 and CP1) and an overriding asynchronous master reset input (MR).

Features

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1).
  • Specified from -40 °C to +85 °C and from -40 °C to +125 °C.
  • Wide supply voltage range from 2.0 V to 6.0 V.
  • CMOS low power dissipation.
  • High noise immunity.
  • Latch-up performance exceeds 100 mA per JESD 78 Class II Level B.
  • Complies with JEDEC standards:.
  • JESD8C (2.7 V to 3.6 V).
  • JESD7A (2.0 V to 6.0 V).
  • Input levels:.
  • For 74HC4.

📥 Download Datasheet

Datasheet preview – 74HC4017-Q100

Datasheet Details

Part number 74HC4017-Q100
Manufacturer nexperia
File Size 298.24 KB
Description Johnson decade counter
Datasheet download datasheet 74HC4017-Q100 Datasheet
Additional preview pages of the 74HC4017-Q100 datasheet.
Other Datasheets by nexperia

Full PDF Text Transcription

Click to expand full text
74HC4017-Q100; 74HCT4017-Q100 Johnson decade counter with 10 decoded outputs Rev. 2 — 1 July 2020 Product data sheet 1. General description The 74HC4017-Q100; 74HCT4017-Q100 is a 5-stage Johnson decade counter with 10 decoded outputs (Q0 to Q9), an output from the most significant flip-flop (Q5-9), two clock inputs (CP0 and CP1) and an overriding asynchronous master reset input (MR). The counter is advanced by either a LOW-to-HIGH transition at CP0 while CP1 is LOW or a HIGH-to-LOW transition at CP1 while CP0 is HIGH. When cascading counters, the Q5-9 output, which is LOW while the counter is in states 5, 6, 7, 8 and 9, can be used to drive the CP0 input of the next counter.
Published: |