Datasheet4U Logo Datasheet4U.com

SN54LS109A Datasheet - Motorola Inc

SN54LS109A DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP

SN54/74LS109A DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP The SN54/ 74LS109A consists of two high speed completely independent transition clocked JK flip-flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D flip-flop by simply connecting the J and K pins together. LOGIC DIAGRAM DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP LOW POWER SCHOTTKY SET (SD) 5(11) Q CLEAR (CD) 1(15) CLOCK 4(12) Q 7(9) J 2(14) 6(10) J SUFFIX CERAMIC.

SN54LS109A Datasheet (147.54 KB)

Preview of SN54LS109A PDF
SN54LS109A Datasheet Preview Page 2 SN54LS109A Datasheet Preview Page 3

Datasheet Details

Part number:

SN54LS109A

Manufacturer:

Motorola Inc

File Size:

147.54 KB

Description:

Dual jk positive edge-triggered flip-flop.

📁 Related Datasheet

SN54LS109A Dual J-K Positive-Edge-Triggered Flip-Flops (Texas Instruments)

SN54LS10 TRIPLE 3-INPUT NAND GATE (Motorola Inc)

SN54LS10 TRIPLE 3-INPUT POSITIVE-NAND GATES (Texas Instruments)

SN54LS107A DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP (Motorola Inc)

SN54LS107A DUAL J-K FLIP-FLOPS (Texas Instruments)

SN54LS11 TRIPLE 3-INPUT AND GATE (Motorola Inc)

SN54LS11 TRIPLE 3-INPUT POSITIVE-AND GATES (Texas Instruments)

SN54LS112A DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP (Motorola Inc)

TAGS

SN54LS109A DUAL POSITIVE EDGE-TRIGGERED FLIP-FLOP Motorola Inc

SN54LS109A Distributor