Datasheet4U Logo Datasheet4U.com

M2S12D20TP, M2S Datasheet - Mitsubishi

M2S12D20TP 512M Double Data Rate Synchronous DRAM

M2S12D20TP is a 4-bank x 33,554,432-word x 4-bit, M2S12D30TP is a 4-bank x 16,777,216-word x 8-bit, double data rate synchronous DRAM, with SSTL_2 interface. All control and address signals are referenced to the rising edge of CLK. Input data is registered on both edges of data strobes, and output d.

M2S12D20TP Features

* - Vdd=Vddq=2.5V+0.2V - Double data rate architecture; two data transfers per clock cycle - Bidirectional, data strobe (DQS) is transmitted/received with data - Differential clock inputs (CLK and /CLK) - DLL aligns DQ and DQS transitions - Commands are entered on each positive CLK edge; - data and da

M2S-12D.pdf

This datasheet PDF includes multiple part numbers: M2S12D20TP, M2S. Please refer to the document for exact specifications by model.
M2S12D20TP Datasheet Preview Page 2 M2S12D20TP Datasheet Preview Page 3

Datasheet Details

Part number:

M2S12D20TP, M2S

Manufacturer:

Mitsubishi

File Size:

754.04 KB

Description:

512m double data rate synchronous dram.

Note:

This datasheet PDF includes multiple part numbers: M2S12D20TP, M2S.
Please refer to the document for exact specifications by model.

📁 Related Datasheet

M2S12D20TP-10 512M Double Data Rate Synchronous DRAM (Mitsubishi)

M2S12D20TP-10L 512M Double Data Rate Synchronous DRAM (Mitsubishi)

M2S12D20TP-75 512M Double Data Rate Synchronous DRAM (Mitsubishi)

M2S12D20TP-75L 512M Double Data Rate Synchronous DRAM (Mitsubishi)

M2S12D30TP 512M Double Data Rate Synchronous DRAM (Mitsubishi)

M2S12D30TP-10 512M Double Data Rate Synchronous DRAM (Mitsubishi)

M2S12D30TP-10L 512M Double Data Rate Synchronous DRAM (Mitsubishi)

M2S12D30TP-75 512M Double Data Rate Synchronous DRAM (Mitsubishi)

TAGS

M2S12D20TP M2S 512M Double Data Rate Synchronous DRAM Mitsubishi

M2S12D20TP Distributor