logo

ICS91305 Datasheet, Integrated Circuit Systems

ICS91305 buffer equivalent, high performance communication buffer.

ICS91305 Avg. rating / M : 1.0 rating-11

datasheet Download (Size : 122.00KB)

ICS91305 Datasheet
ICS91305 Avg. rating / M : 1.0 rating-11

datasheet Download (Size : 122.00KB)

ICS91305 Datasheet

Features and benefits


*
*
*
*
*
*
*
*
* Zero input - output delay Frequency range 10 - 133 MHz (3.3V) 5V tolerant input REF High loop filter bandwidth ideal.

Application

Less than 200 ps Jitter between outputs Skew controlled outputs Skew less than 250 ps between outputs Available in 8 pi.

Description

The ICS91305 is a high performance, low skew, low jitter clock driver. It uses a phase lock loop (PLL) technology to align, in both phase and frequency, the REF input with the CLKOUT signal. It is designed to distribute high speed clocks in communica.

Image gallery

ICS91305 Page 1 ICS91305 Page 2 ICS91305 Page 3

TAGS

ICS91305
High
Performance
Communication
Buffer
Integrated Circuit Systems

Manufacturer


Integrated Circuit Systems

Related datasheet

ICS91305I

ICS91309

ICS9131

ICS9133X

ICS9134-06

ICS9134-07

ICS9111-01

ICS9111-03

ICS9111-04

ICS9111-05

ICS9111-06

ICS9112-05

ICS9112-06

Since 2006. D4U Semicon.   |   Contact Us   |   Privacy Policy   |   Purchase of parts