Datasheet4U Logo Datasheet4U.com

GS8342T36E-167 - 36Mb SigmaCIO DDR-II Burst SRAM

Download the GS8342T36E-167 datasheet PDF. This datasheet also covers the GS8342T08E variant, as both devices belong to the same 36mb sigmacio ddr-ii burst sram family and are provided as variant models within a single manufacturer datasheet.

Description

Table Symbol SA NC R/W BW0 BW3 NW0 NW1 LD K K C C TMS TDI TCK TDO VREF ZQ DQ Doff CQ CQ VDD VDDQ VSS Note: NC = Not Connected to die or any other pin Description Synchronous Address Inputs No Connect Synchronous Read/Write Synchronous Byte Writes Nybble Write Control Pin Synchronous

Features

  • Simultaneous Read and Write SigmaCIO™ Interface.
  • Common I/O bus.
  • JEDEC-standard pinout and package.
  • Double Data Rate interface.
  • Byte Write (x36 and x18) and Nybble Write (x8) function.
  • Burst of 2 Read and Write.
  • 1.8 V +100/.
  • 100 mV core power supply.
  • 1.5 V or 1.8 V HSTL Interface.
  • Pipelined read operation with self-timed Late Write.
  • Fully coherent read and write pipelines.
  • ZQ pin for progra.

📥 Download Datasheet

Note: The manufacturer provides a single datasheet file (GS8342T08E_GSITechnology.pdf) that lists specifications for multiple related part numbers.

Datasheet Details

Part number GS8342T36E-167
Manufacturer GSI Technology
File Size 2.33 MB
Description 36Mb SigmaCIO DDR-II Burst SRAM
Datasheet download datasheet GS8342T36E-167 Datasheet

Full PDF Text Transcription (Reference)

The following content is an automatically extracted verbatim text from the original manufacturer datasheet and is provided for reference purposes only.

View original datasheet text
Preliminary GS8342T08/09/18/36E-333/300/267*/250/200/167 165-Bump BGA Commercial Temp Industrial Temp Features • Simultaneous Read and Write SigmaCIO™ Interface • Common I/O bus • JEDEC-standard pinout and package • Double Data Rate interface • Byte Write (x36 and x18) and Nybble Write (x8) function • Burst of 2 Read and Write • 1.8 V +100/–100 mV core power supply • 1.5 V or 1.8 V HSTL Interface • Pipelined read operation with self-timed Late Write • Fully coherent read and write pipelines • ZQ pin for programmable output drive strength • IEEE 1149.
Published: |