Datasheet4U Logo Datasheet4U.com

GS81302Q19E - 144Mb SigmaQuad-II+ Burst of 2 SRAM

Download the GS81302Q19E datasheet PDF. This datasheet also covers the GS81302Q07E-318 variant, as both devices belong to the same 144mb sigmaquad-ii+ burst of 2 sram family and are provided as variant models within a single manufacturer datasheet.

Description

Table Symbol Description Type Comments SA Synchronous Address Inputs Input R Synchronous Read Input Active Low W Synchronous Write Input Active Low BW0 BW3 Synchronous Byte Writes Input Active Low NW0 NW1 Synchronous Nybble Writes Input Active Low (x8 onl

Features

  • 2.0 clock Latency.
  • Simultaneous Read and Write SigmaQuad™ Interface.
  • JEDEC-standard pinout and package.
  • Dual Double Data Rate interface.
  • Byte Write controls sampled at data-in time.
  • On-Die Termination (ODT) on Data (D), Byte Write (BW), and Clock (K, K) inputs.
  • Burst of 2 Read and Write.
  • 1.8 V +100/.
  • 100 mV core power supply.
  • 1.5 V or 1.8 V HSTL Interface.
  • Pipelined read operation.
  • Fully co.

📥 Download Datasheet

Note: The manufacturer provides a single datasheet file (GS81302Q07E-318-GSITechnology.pdf) that lists specifications for multiple related part numbers.

Datasheet Details

Part number GS81302Q19E
Manufacturer GSI Technology
File Size 203.39 KB
Description 144Mb SigmaQuad-II+ Burst of 2 SRAM
Datasheet download datasheet GS81302Q19E Datasheet

Full PDF Text Transcription (Reference)

The following content is an automatically extracted verbatim text from the original manufacturer datasheet and is provided for reference purposes only.

View original datasheet text
GS81302Q07/10/19/37E-318/300/250/200 165-Bump BGA Commercial Temp Industrial Temp 144Mb SigmaQuad-II+TM Burst of 2 SRAM 318 MHz–200 MHz 1.8 V VDD 1.8 V and 1.5 V I/O Features • 2.0 clock Latency • Simultaneous Read and Write SigmaQuad™ Interface • JEDEC-standard pinout and package • Dual Double Data Rate interface • Byte Write controls sampled at data-in time • On-Die Termination (ODT) on Data (D), Byte Write (BW), and Clock (K, K) inputs • Burst of 2 Read and Write • 1.8 V +100/–100 mV core power supply • 1.5 V or 1.8 V HSTL Interface • Pipelined read operation • Fully coherent read and write pipelines • ZQ pin for programmable output drive strength • Data Valid Pin (QVLD) Support • IEEE 1149.
Published: |