The following content is an automatically extracted verbatim text
from the original manufacturer datasheet and is provided for reference purposes only.
View original datasheet text
PRELIMINARY DATA SHEET
www.DataSheet4U.com
512MB Unbuffered DDR2 SDRAM HYPER DIMM
EBE52UC8AAFV (64M words × 64 bits, 2 Ranks)
Description
The EBE52UC8AAFV is 64M words × 64 bits, 2 ranks DDR2 SDRAM unbuffered module, mounting 16 pieces of 256M bits DDR2 SDRAM sealed in FBGA package. Read and write operations are performed at the cross points of the CK and the /CK. This high-speed data transfer is realized by the 4 bits prefetch-pipelined architecture. Data strobe (DQS and /DQS) both for read and write are available for high speed and reliable data bus design. By setting extended mode register, the on-chip Delay Locked Loop (DLL) can be set enable or disable. This module provides high density mounting without utilizing surface mount technology.