• Part: EBE21UE8ABDA
  • Manufacturer: Elpida Memory
  • Size: 253.33 KB
Download EBE21UE8ABDA Datasheet PDF
EBE21UE8ABDA page 2
Page 2
EBE21UE8ABDA page 3
Page 3

EBE21UE8ABDA Key Features

  • Double-data-rate architecture; two data transfers per clock cycle
  • The high-speed data transfer is realized by the 4 bits prefetch pipelined architecture
  • Bi-directional differential data strobe (DQS and /DQS) is transmitted/received with data for capturing data at the recei
  • DQS is edge-aligned with data for READs; centeraligned with data for WRITEs
  • Differential clock inputs (CK and /CK)
  • DLL aligns DQ and DQS transitions with CK transitions
  • mands entered on each positive CK edge; data and data mask referenced to both edges of DQS
  • Data mask (DM) for write data
  • Posted /CAS by programmable additive latency for better mand and data bus efficiency
  • Off-Chip-Driver Impedance Adjustment and On-DieTermination for better signal quality

EBE21UE8ABDA Description

PRELIMINARY DATA SHEET .. 2GB DDR2 SDRAM SO-DIMM EBE21UE8ABDA (256M words × 64 bits, 2 Ranks) Specifications Density: 2GB Organization  256M words × 64 bits, 2 ranks Mounting 16 pieces of 1G bits DDR2 SDRAM with sFBGA Package:.