logo

M12L2561616A-5TG2S Datasheet, ESMT

M12L2561616A-5TG2S dram equivalent, synchronous dram.

M12L2561616A-5TG2S Avg. rating / M : 1.0 rating-11

datasheet Download

M12L2561616A-5TG2S Datasheet

Features and benefits


* JEDEC standard 3.3V power supply
* LVTTL compatible with multiplexed address
* Four banks operation
* MRS cycle with address key programs - CAS Latency .

Application

PIN CONFIGURATION (TOP VIEW) (TSOPII 54L, 400milX875mil Body, 0.8mm Pin Pitch) VDD 1 DQ0 2 VDDQ 3 DQ1 4 DQ2 5 VSSQ 6.

Description

The M12L2561616A is 268,435,456 bits synchronous high data rate Dynamic RAM organized as 4 x 4,194,304 words by 16 bits. Synchronous design allows precise cycle control with the use of system clock I/O transactions are possible on every clock cycle. .

Image gallery

M12L2561616A-5TG2S Page 1 M12L2561616A-5TG2S Page 2 M12L2561616A-5TG2S Page 3

TAGS

M12L2561616A-5TG2S
Synchronous
DRAM
M12L2561616A-5BG2S
M12L2561616A-6BG2S
M12L2561616A-6TG2S
ESMT

Since 2006. D4U Semicon.   |   Contact Us   |   Privacy Policy   |   Purchase of parts