Datasheet4U Logo Datasheet4U.com

CY7C1911KV18 - 18-Mbit QDR II SRAM Four-Word Burst Architecture

Download the CY7C1911KV18 datasheet PDF. This datasheet also covers the CY7C1311KV18 variant, as both devices belong to the same 18-mbit qdr ii sram four-word burst architecture family and are provided as variant models within a single manufacturer datasheet.

📥 Download Datasheet

Note: The manufacturer provides a single datasheet file (CY7C1311KV18-CypressSemiconductor.pdf) that lists specifications for multiple related part numbers.

Overview

 CY7C1311KV18/CY7C1911KV18 CY7C1313KV18/CY7C1315KV18 18-Mbit QDR® II SRAM Four-Word Burst Architecture 18-Mbit QDR® II SRAM Four-Word Burst.

Key Features

  • Separate independent read and write data ports.
  • Supports concurrent transactions.
  • 333-MHz clock for high bandwidth.
  • Four-word burst for reducing address bus frequency.
  • Double data rate (DDR) interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz.
  • Two input clocks (K and K) for precise DDR timing.
  • SRAM uses rising edges only.
  • Two Input Clocks for Output Data (C and C) to minimize Clock skew and flight time mismatches.
  • Echo cl.