Datasheet4U Logo Datasheet4U.com
Cypress (now Infineon) logo

CY7C1265V18 Datasheet

Manufacturer: Cypress (now Infineon)
CY7C1265V18 datasheet preview

CY7C1265V18 Details

Part number CY7C1265V18
Datasheet CY7C1265V18 CY7C1261V18 Datasheet (PDF)
File Size 404.82 KB
Manufacturer Cypress (now Infineon)
Description 1.8V Synchronous Pipelined SRAM
CY7C1265V18 page 2 CY7C1265V18 page 3

CY7C1265V18 Overview

CY7C1261V18, CY7C1276V18 CY7C1263V18, CY7C1265V18 36-Mbit QDR™-II+ SRAM 4-Word Burst Architecture (2.5 Cycle Read.

CY7C1265V18 Key Features

  • Separate independent read and write data ports
  • Supports concurrent transactions
  • 300 MHz to 400 MHz clock for high bandwidth
  • 4-Word Burst for reducing address bus frequency
  • Double Data Rate (DDR) interfaces on both read and write ports
  • Read latency of 2.5 clock cycles
  • Two input clocks (K and K) for precise DDR timing
  • SRAM uses rising edges only
  • Echo clocks (CQ and CQ) simplify data capture in high speed
  • Single multiplexed address input bus latches address inputs

CY7C1265V18 Distributor

Cypress (now Infineon) Datasheets

View all Cypress (now Infineon) datasheets

Datasheet4U Logo
Since 2006. D4U Semicon. About Datasheet4U Contact Us Privacy Policy Purchase of parts