logo

CY37032P44-200JC Datasheet

Download Datasheet
Cypress Semiconductor · CY37032P44-200JC File Size : 1.55MB · 4 hits

Features and Benefits


• In-System Reprogrammable™ (ISR™) CMOS CPLDs — JTAG interface for reconfigurability — Design changes do not cause pinout changes — Design changes do not cause timing changes
• High density — 32 to 512 macrocells — 32 to 264 I/O pins — Five dedicated inputs including four clock pins
• Simple timing .

CY37032P44-200JC CY37032P44-200JC CY37032P44-200JC
TAGS
5V
3V
ISR
High-Performance
CPLDs
CY37032P44-200JC
CY37032P44-200AC
CY37032P44-125AC
Stock and Price
Since 2006. D4U Semicon.   |   Contact Us   |   Privacy Policy