http://www.www.datasheet4u.com

900,000+ Datasheet PDF Search and Download

Datasheet4U offers most rated semiconductors datasheets pdf




Intel Corporation
Intel Corporation


8088

8-BIT HMOS MICROPROCESSOR


No Preview Available !

8088 pdf
8088
8-BIT HMOS MICROPROCESSOR
8088 8088-2
Y 8-Bit Data Bus Interface
Y 16-Bit Internal Architecture
Y Direct Addressing Capability to 1 Mbyte
of Memory
Y Direct Software Compatibility with 8086
CPU
Y 14-Word by 16-Bit Register Set with
Symmetrical Operations
Y 24 Operand Addressing Modes
Y Byte Word and Block Operations
Y 8-Bit and 16-Bit Signed and Unsigned
Arithmetic in Binary or Decimal
Including Multiply and Divide
Y Two Clock Rates
5 MHz for 8088
8 MHz for 8088-2
Y Available in EXPRESS
Standard Temperature Range
Extended Temperature Range
The Intel 8088 is a high performance microprocessor implemented in N-channel depletion load silicon gate
technology (HMOS-II) and packaged in a 40-pin CERDIP package The processor has attributes of both 8-
and 16-bit microprocessors It is directly compatible with 8086 software and 8080 8085 hardware and periph-
erals
231456 – 1
Figure 1 8088 CPU Functional Block Diagram
231456 – 2
Figure 2 8088 Pin Configuration
August 1990
Order Number 231456-006



No Preview Available !

8088 pdf
8088
Table 1 Pin Description
The following pin function descriptions are for 8088 systems in either minimum or maximum mode The ‘‘local
bus’’ in these descriptions is the direct multiplexed bus interface connection to the 8088 (without regard to
additional bus buffers)
Symbol
Pin No Type
Name and Function
AD7 – AD0
9 – 16
I O ADDRESS DATA BUS These lines constitute the time multiplexed
memory IO address (T1) and data (T2 T3 Tw T4) bus These lines are
active HIGH and float to 3-state OFF during interrupt acknowledge and
local bus ‘‘hold acknowledge’’
A15 – A8
2–8 39 O ADDRESS BUS These lines provide address bits 8 through 15 for the
entire bus cycle (T1 – T4) These lines do not have to be latched by ALE
to remain valid A15 – A8 are active HIGH and float to 3-state OFF
during interrupt acknowledge and local bus ‘‘hold acknowledge’’
A19 S6 A18 S5 35–38
A17 S4 A16 S3
O ADDRESS STATUS During T1 these are the four most significant
address lines for memory operations During I O operations these lines
are LOW During memory and I O operations status information is
available on these lines during T2 T3 Tw and T4 S6 is always low
The status of the interrupt enable flag bit (S5) is updated at the
beginning of each clock cycle S4 and S3 are encoded as shown
This information indicates which segment register is presently being
used for data accessing
These lines float to 3-state OFF during local bus ‘‘hold acknowledge’’
S4 S3 Characteristics
0 (LOW)
0
1 (HIGH)
1
S6 is 0 (LOW)
0 Alternate Data
1 Stack
0 Code or None
1 Data
RD 32 O READ Read strobe indicates that the processor is performing a
memory or I O read cycle depending on the state of the IO M pin or
S2 This signal is used to read devices which reside on the 8088 local
bus RD is active LOW during T2 T3 and Tw of any read cycle and is
guaranteed to remain HIGH in T2 until the 8088 local bus has floated
This signal floats to 3-state OFF in ‘‘hold acknowledge’’
READY
22 I READY is the acknowledgement from the addressed memory or I O
device that it will complete the data transfer The RDY signal from
memory or I O is synchronized by the 8284 clock generator to form
READY This signal is active HIGH The 8088 READY input is not
synchronized Correct operation is not guaranteed if the set up and hold
times are not met
INTR
18 I INTERRUPT REQUEST is a level triggered input which is sampled
during the last clock cycle of each instruction to determine if the
processor should enter into an interrupt acknowledge operation A
subroutine is vectored to via an interrupt vector lookup table located in
system memory It can be internally masked by software resetting the
interrupt enable bit INTR is internally synchronized This signal is active
HIGH
TEST
23 I TEST input is examined by the ‘‘wait for test’’ instruction If the TEST
input is LOW execution continues otherwise the processor waits in an
‘‘idle’’ state This input is synchronized internally during each clock
cycle on the leading edge of CLK
2



Part Number 8088
Description 8-BIT HMOS MICROPROCESSOR
Maker Intel Corporation - Intel Corporation
Total Page 30 Pages
PDF Download
8088 pdf
Download PDF File
8088 pdf
View for Mobile




Featured Datasheets

Part Number Description Manufacturers PDF
80-GC6NLT1 GAS ENGINE-GENERATOR SET 80-GC6NLT1
MTU Onsite Energy
PDF
800 RECTIFIERS ASSEMBLIES THREE PHASE BRIDGES/ 20-40 AMP/ STANDARD HIGH EFFICIENCY/ ESP 800
Microsemi Corporation
PDF
800-1 Diode 800-1
American Microsemiconductor
PDF
800-10-016-10-001 PCB connectors 2.54 mm Single row / double row Solder tail 800-10-016-10-001
Precid-Dip Durtal SA
PDF
800-10-016-10-002 PCB connectors 2.54 mm Single row / double row Solder tail 800-10-016-10-002
Precid-Dip Durtal SA
PDF
800-10-016-20-001 PCB connectors 2.54 mm Single row / double row Solder tail 800-10-016-20-001
Precid-Dip Durtal SA
PDF


Part Number Start With

0  1  2  3  4  5  6  7  8  9  A  B  C  D  E  F  G  H  I  J  K  L  M  N  O  P  Q  R  S  T  U  V  W  X  Y  Z

site map

webmaste! click here

contact us

Buy Components